

## **Laboratory practice 5**

**ASM: Slot Machine** 

#### **Specifications**

- The slot machine has two roulettes that we will implement using 2 mod-10 counters.
- Initially, the machine will try to attract customers by using the LEDs following a certain sequence.
- When the user presses 'start', the counters will start counting, each one at a different frequency, and fast enough so that the numbers are not visible to the human eye.
- When the user presses 'stop', the counters will stop. If the numbers of the counters are equals, the user wins; he/she loses otherwise.
- Depending on the result, the LEDs will perform a certain sequence for 10 seconds.
- After that, the machine returns to the initial state.

#### **Elements**



- Inputs:
  - 3 push buttons (reset, start and stop).
- Outputs:
  - 2 7-segment displays.
  - 10 LEDs.
- Control Unit/Data Path:
  - Sequence generator.
  - Frequency divider.
  - Clock divider.
  - Definitions (package). It should be completed.
  - Rebound filter.
  - Counters.

**–** ...

You can find these files in the CV





#### Operating scheme

- Initial State (reset):
  - Reset counters.
  - Displays show "00".
  - LEDs sequence: "attract customers".
- Counting (after start):
  - LEDs off.
  - Counters counting at different speed.
  - Displays showing the count, which changes fast enough so that the numbers are not visible to the human eye.
- Result (after stop):
  - Roulettes stopped.
  - Displays showing the numbers of the roulettes.
  - LEDs sequence (for 10 seconds):
    - WINNER
    - LOSER

#### Sequence 1: attract customers



# Sequences 2 and 3

T L

WINNER:







## Sequence generator

```
T L
```

```
entity seq_generator is
    port (
        clk
                 : in std_logic;
        rst
                 : in std logic;
                 : in std logic;
        load
        rotate_invert : in std_logic; _
        seq_in : in std_logic_vector(7 downto 0);
        seq_out : out std_logic_vector(7 downto 0)
    );
end seq_generator;
architecture divider_arch of seq_generator is
    signal reg : std logic vector(7 downto 0);
begin
    counter:
    process(rst, clk, load, seq_in)
    begin
        if(rst='1') then
            reg <= (others=>'0');
        elsif rising edge(clk) then
            if(load='1') then
                reg <= seq in;
            elsif (rotate invert = '1') then
                reg <= not(reg(0)) & reg(7 downto 1);</pre>
            else
                reg <= not(reg);</pre>
            end if:
        end if:
    end process counter;
    seq_out <= reg;</pre>
end divider arch;
```

We can load (in parallel) an initial sequence (seq in)

We can either rotate to the right (rotate\_invert = '1') the sequence or invert it (rotate\_invert = '0')

The sequence is internally stored

When rotating (to the right), the inverted LSB becomes the new MSB

#### 3 possible sequences:

- Attract customers:
  - Initially load "00000000" or "11111111"
  - Then, rotate
- WINNER:
  - Initially load "10101010"
  - Then, invert
- LOSER:
  - Initially load "00000000"
  - Then, invert

## **Grading**

- Slot Machine implemented homework
  - You can simulate it by creating your own test-bench with examples of winning and losing.
- The students must come to the laboratory with the ASM and Data Path drawn indicating clearly:
  - The control signals for each state
  - The state and intermediate signals
- The student must show the slot machine working, and has to understand the implementation and functionality (0.15 pts)
- Advanced part +0.35 pts
- Lab 5 is **NOT** recoverable